# Flexi Soft Designer

# SICK

Application name: SICK Flexi Soft main module FX3-CPU1

Device CRC Tool: 0x3F55A961 - Device CRC Device: 0x3F55A961

Configuration date and time: 2/8/2021 10:12:00 AM



### **Content**

| 1.   | Bill of m        | naterial                                    | 4  |
|------|------------------|---------------------------------------------|----|
| 2.   | Diagnos          | stics                                       | 5  |
| 3.   | Summa            | ary                                         | 6  |
| 3.1. | Modu             | ule 0                                       | 6  |
| 3.2. |                  | ule 1                                       |    |
| 3.3. |                  | 1.1 S300 [H]                                |    |
| 4.   | Configu          | ıration                                     | 7  |
| 4.1. | Insta            | lled software components                    | 7  |
| 4.2. | Gene             | eral information                            | 8  |
| 4.3. |                  |                                             |    |
| _    | 3.1.             | CPU1 - General information                  |    |
| 4.   | 3.1.1.           | CRC values                                  |    |
|      | 3.2.<br>3.2.1.   | CPU logic0-Inputs                           |    |
|      | 3.2.2.           | Outputs                                     |    |
|      | 3.3.<br>3.3.1.   | CPU1 - IOWiring diagram                     |    |
| 4.4. |                  | nodule                                      |    |
| 4.   | 4.1.             | XTIO[1]                                     |    |
|      | 4.1.1.           | General information                         |    |
|      | 4.1.2.<br>4.1.3. | InputsOutputs                               |    |
| 4.   | 4.1.4.           | Power supply                                | 12 |
| 4.   | 4.1.5.           | Wiring diagram                              | 12 |
| 5.   | Configu          | uration draft S300 [H] from 2/8/2021, 10:23 | 13 |
| 5.1. | Versi            | ion information                             | 13 |
| 5.2. | Gene             | eral information                            | 13 |
| 5.3. | Syste            | em parameters                               | 14 |
| 5.4. | Reso             | olution/scanning range                      | 14 |
| 5.5. | Incre            | mental encoder                              | 14 |
| 5.6. | Input            | ts                                          | 14 |
| 5.7. | OSS              | Ds                                          | 14 |
| 5.8. | Resta            | art                                         | 14 |
| 5.9. | Unive            | ersal I/O                                   | 15 |



| 5.1 | 0. Confi | guration of the measured data output | 15 |
|-----|----------|--------------------------------------|----|
| 5.1 | 1. Case  | s                                    | 15 |
|     | 5.11.1.  | Monitoring case 1                    | 15 |
|     | 5.11.2.  | Monitoring case 2                    | 16 |
|     |          | Monitoring case 3                    |    |
|     | 5.11.4.  | Monitoring case 4                    | 16 |
| 5.1 | 2. Field | sets                                 | 16 |
| 6.  | I/O over | view                                 | 21 |
| 6 1 | I/∩ m    | odule                                | 21 |



### 1. Bill of material





Test pulses for the following output pins have been switched off: Q1, Q2, Q3.

| QTY | Title                               | Tag name                  | Part<br>number | Internal<br>item<br>number | Description                                                                                                                 |
|-----|-------------------------------------|---------------------------|----------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 1   | CPU1                                | CPU1[0]                   | 1043784        |                            | SICK Flexi Soft main module FX3-CPU1                                                                                        |
| 1   | MPL0                                | System plug               | 1043700        |                            | Flexi Soft system plug                                                                                                      |
| 1   | S300 / Safety laser scanner, type 3 | \$300.CPU1<br>[0].EFI1.1  |                |                            | Sampling laser scanner for access protection on machines, for mobile applications as well as for vertical access protection |
| 1   | XTIO                                | XTIO[1]                   | 1044125        |                            | SICK Flexi Soft expansion module FX3-XTIO                                                                                   |
| 1   | Safety switch / Single channel      | Safety switch.XTIO [1].I1 |                |                            |                                                                                                                             |
| 1   | E-Stop, ES21 / Single channel       | EX-Stop.XTIO[1].I2        |                |                            |                                                                                                                             |
| 1   | Single channel NO / Single channel  | LCase1/2.XTIO[1].I3       |                |                            |                                                                                                                             |



| QTY | Title                              | Tag name                     | Part<br>number | Internal<br>item<br>number | Description                            |
|-----|------------------------------------|------------------------------|----------------|----------------------------|----------------------------------------|
| 1   | Single channel NO / Single channel | LCase2/2.XTIO[1].I4          |                |                            |                                        |
| 1   | PNP output / Single channel        | ON DRV1.XTIO<br>[1].Q1       |                |                            |                                        |
| 1   | PNP output / Single channel        | ON DRV2.XTIO<br>[1].Q2       |                |                            |                                        |
| 1   | PNP output / Single channel        | SAFETY STOP<br>ON.XTIO[1].Q3 |                |                            |                                        |
| 1   | UE410-4RO3                         | UE410-4RO3                   | 6026143        |                            | SICK relay output expansion UE410-4RO3 |

# 2. Diagnostics

Current operation time: 1.18:36:38, power cycle: 121 - Current: 1, Historical: 42

| •                      | •                                                                  |                                     | •                                    |                               |
|------------------------|--------------------------------------------------------------------|-------------------------------------|--------------------------------------|-------------------------------|
| Time stamp Description | Local time                                                         | Power-up cycles                     | Source                               | Code                          |
| 1.18:34:07             | 2/8/2021 10:23:42 AM Communication at EFI 1 to device cyclic data. | 121<br>ce address 7 interrupted: Ti | Main module<br>meout at reception of | 0x000F000B<br>[01 07 03 FFFF] |
| <b>1.17:02:40</b>      | Extension module 1: cross-circui                                   | 120<br>it at output Q1, 2, 3, 4     | Extension module 1                   | 0x4704<br>[01 00 0F 00]       |
| 1.02:36:44             | Extension module 1: cross-circui                                   | 104<br>it at output Q1, 2, 4        | Extension module 1                   | 0x4704<br>[01 00 0B 00]       |
| <del>22:55:03</del>    | Internal error: Cross-checking fo                                  | 96<br>r inputs                      | Extension module 1                   | 0x4502<br>[01 55 04 00]       |
| <del>22:55:01</del>    | Internal error: Cross-checking fo                                  | 96                                  | Extension module 1                   | 0x4502<br>[01 55 04 00]       |
| <del>22:54:37</del>    | Internal error: Cross-checking fo                                  | 96                                  | Extension module 1                   | 0x4502<br>[01 AA 08 00]       |
| <b>%</b> 20:14:48      | Internal error in the Flexi Soft sy                                | 80                                  | Extension module 1                   | 0xC30A<br>[01 00 0F 00]       |
| <b>%</b> 20:14:48      | Internal error in the Flexi Soft symmetry                          | 80                                  | Main module<br>on module is          | 0x0029C006<br>[00 02 00 00]   |
| <b>4</b> 17:51:38      | The Flexi Soft system performed module.                            | 60<br>I a restart due to a power s  | Main module<br>upply dip at the main | 0x002D4006<br>[00 00 00 00]   |
| <b>%</b> 14:45:52      | Internal error in the Flexi Soft sy                                | 56<br>stem.                         | Extension module 1                   | 0xC30A<br>[01 00 0F 00]       |
| <b>%</b> 14:45:52      | Internal error in the Flexi Soft symmetry                          | 56<br>stem: Probably an extension   | Main module<br>on module is          | 0x0029C006<br>[00 02 00 00]   |
| 14:36:23               | Force mode terminated.                                             | 46                                  | Main module                          | 0x00404006<br>[00 00 00 00]   |
| <b>4</b> 14:34:12      | Force mode started.                                                | 46                                  | Main module                          | 0x003F4006<br>[00 00 00 00]   |
| 14:33:44               | Force mode terminated.                                             | 46                                  | Main module                          | 0x00404006<br>[00 00 00 00]   |
| <b>4</b> 14:32:27      | Force mode started.                                                | 46                                  | Main module                          | 0x003F4006<br>[00 00 00 00]   |
| <b>4</b> 11:54:28      | Force mode terminated.                                             | 42                                  | Main module                          | 0x00404006<br>[00 00 00 00]   |
| <b>4</b> 11:52:52      | Force mode started.                                                | 42                                  | Main module                          | 0x003F4006<br>[00 00 00 00]   |
| 11:05:07               | Force mode terminated.                                             | 40                                  | Main module                          | 0x00404006<br>[00 00 00 00]   |
| <b>4</b> 11:03:17      | Force mode started.                                                | 40                                  | Main module                          | 0x003F4006<br>[00 00 00 00]   |
| <b>4</b> 10:00:13      | Force mode terminated.                                             | 39                                  | Main module                          | 0x00404006<br>[00 00 00 00]   |
| <b>4</b> 09:57:58      | Force mode started.                                                | 39                                  | Main module                          | 0x003F4006<br>[00 00 00 00]   |



| Time stamp Description | Local time                                                                 | Power-up cycles                 | Source                                  | Code                                   |
|------------------------|----------------------------------------------------------------------------|---------------------------------|-----------------------------------------|----------------------------------------|
| 08:14:05               | Configuration in the system plug is i                                      |                                 |                                         |                                        |
| <b>4</b> 08:13:59      | Unexpected EFI device with addres adapt the configuration of the Flexi     |                                 | Main module<br>er remove this device or | 0x0019400A<br>[01 07 00 00]            |
| <b>%</b> 08:13:53      | Configuration in the system plug is i                                      | 37                              | Main module                             | 0x000E4006<br>[00 00 00 01]            |
| <b>%</b> 08:13:11      | Internal error in the Flexi Soft system                                    | 36<br>m.                        | Main module                             | 0x001B4005<br>[58E6 526D 5BF8<br>DB91] |
| <b>%</b> 07:17:20      | Communication at EFI1 interrupted. solving the fault a restart of the Flex |                                 |                                         | 0x0009400A<br>[01 422 00 00]           |
| <b>4</b> 06:51:21      | Configuration in the system plug is i                                      | 28                              | Main module                             | 0x000F4013<br>[01 FFFF 00 00]          |
| <b>%</b> 06:51:15      | Unexpected EFI device with addres adapt the configuration of the Flexi     |                                 | Main module er remove this device or    | 0x0019400A<br>[01 07 00 00]            |
| <b>6:51:09</b>         | Configuration in the system plug is i                                      | 28                              | Main module                             | 0x000E4006<br>[00 00 00 01]            |
| <b>%</b> 06:50:56      | Internal error in the Flexi Soft system                                    | 27<br>m.                        | Main module                             | 0x001B4005<br>[5DB5 A17E 5EAB<br>2882] |
| <b>%</b> 06:47:07      | Internal error in the Flexi Soft system                                    | 27<br>m.                        | Main module                             | 0x001B4005<br>[5DB5 A17E 5EAB<br>2882] |
| <b>%</b> 05:11:53      | Extension module 1: cross-circuit at                                       | 20<br>t output Q1, 2, 3, 4      | Extension module 1                      | 0x4704<br>[01 00 0F 00]                |
| <b>4</b> 04:50:54      | Unexpected EFI device with addres adapt the configuration of the Flexi     | 18<br>s 7 found at EFI 1. Eithe | Main module er remove this device or    | 0x0019400A<br>[01 07 00 00]            |
| <b>%</b> 02:15:25      | Unexpected EFI device with addres adapt the configuration of the Flexi     | 11<br>s 7 found at EFI 1. Eithe | Main module<br>er remove this device or | 0x0019400A<br>[01 07 00 00]            |
| <b>2:13:12</b>         | Force mode terminated.                                                     | 10                              | Main module                             | 0x00404006<br>[00 00 00 00]            |
| <b>%</b> 02:11:32      | Force mode started.                                                        | 10                              | Main module                             | 0x003F4006<br>[00 00 00 00]            |
| <b>%</b> 02:01:45      | Configuration in the system plug is i                                      | 10<br>incompatible for at least |                                         |                                        |
| <b>%</b> 02:01:33      | Configuration in the system plug is i                                      | 10<br>invalid.                  | Main module                             | 0x000E4006<br>[00 00 00 01]            |
| <b>6</b> 02:01:00      | Configuration in the system plug is i                                      |                                 |                                         | 0x000F4013<br>[01 FFFF 00 00]          |
| 02:00:48               | Configuration in the system plug is i                                      | 9<br>invalid.                   | Main module                             | 0x000E4006<br>[00 00 00 01]            |
| <b>4</b> 01:57:38      | Configuration in the system plug is i                                      | 8<br>incompatible for at least  |                                         | 0x000F4013<br>[01 FFFF 00 00]          |
| <b>%</b> 01:57:26      | Configuration in the system plug is i                                      |                                 | Main module                             | 0x000E4006<br>[00 00 00 01]            |
| <b>%</b> 01:55:17      | Extension module 1: Cross circuit a                                        | 7<br>t input I1                 | Extension module 1                      | 0x4601<br>[01 00 01 00]                |

# 3. Summary

### 3.1. Module 0



|                                       | Device class: | Type code:        | Serial number: | Software version | Hardware version: | Version/<br>Step: | Operational status: |
|---------------------------------------|---------------|-------------------|----------------|------------------|-------------------|-------------------|---------------------|
| 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | CPU1          | FX3-<br>CPU130002 | 1427 0089      | V 3.01.0         | 4.00              | 1.9.2.187 V 3.xx  | Online              |

#### 3.2. Module 1

| Device class: | Type code:    | Serial number: | Software version | Hardware version: | Version/<br>Step: | Operational status: |
|---------------|---------------|----------------|------------------|-------------------|-------------------|---------------------|
| XTIO          | FX3-XTIO84002 | 1632 1341      | V 3.10.0         | 1.11              | 1.9.2.187 V 3.xx  | Online              |

### 3.3. EFI 1.1 S300 [H]



Device Device name Type code Serial number

Software version Operational status \$300 [H] \$300 LR \$30B-3011GB 19250478 15391838 02.11 Online

### 4. Configuration

### 4.1. Installed software components

| Basic components (station)                                   | 1.9.2.187 |
|--------------------------------------------------------------|-----------|
| Software component for GCC1 Network Modules                  | 1.9.1.279 |
| Software component for GS3S gateway                          | 1.8.0.1   |
| Software component for UE410-2RO3 relay module               | 1.9.2.187 |
| Software component for UE410-4RO3 relay module               | 1.9.2.187 |
| Software components for Flexi-Soft FX3-ANA0 expansion module | 1.9.2.187 |
| Software component for GCAN gateway                          | 1.9.2.187 |
| Software component for GDEV gateway                          | 1.9.2.187 |
| Software component for GENT gateway                          | 1.9.2.187 |
| Software component for GETC gateway                          | 1.9.2.187 |
| Software component for GMOD gateway                          | 1.9.2.187 |
| Software component for GPNT gateway                          | 1.9.2.187 |
| Software component for GPRO gateway                          | 1.9.2.187 |
| Software component for Drive Monitor FX3-MOC0 module         | 1.9.2.187 |
| Software component for Drive Monitor FX3-MOC1 module         | 1.9.2.187 |
| Software components for MOC3SA Motion Control module         | 1.9.2.187 |



Software component for ReLy OSSD4 relay module 1.9.2.187 Software component for STIO expansion module 1.9.2.187 Software component for UE10 relay module 1.9.2.187 Software component for UE12 relay module 1.9.2.187 Software component for XTDI extension module 192187 Software components for FX3-XTDS expansion module 1.9.2.187 Software component for XTIO extension module 1.9.2.187 Software component for CPU0 and CPU1 main modules 1.9.2.187

#### 4.2. General information

User group
Application name
Application description
Configuration CRC
Device CRC
Configuration state
Device state
Configuration date





Authorized client SICK Flexi Soft main module FX3-CPU1

0x3F55A961 0x3F55A961 Verified Verified 2/8/2021 10:12 AM



Test pulses for the following output pins have been switched off: Q1, Q2, Q3.



| Module     | Type code     | Step   | Address |
|------------|---------------|--------|---------|
| CPU1       | FX3-CPU130002 | V 3.xx | 0       |
| XTIO       | FX3-XTIO84002 | V 3.xx | 1       |
| UE410-4RO3 | UE410-4RO3    | -      |         |

#### 4.3. CPU

#### 4.3.1. CPU1 - General information

| Type code     | Serial<br>number | Software version | Hardware version | Version/Step     | Memory<br>usage (UI/<br>Logic) | Address |
|---------------|------------------|------------------|------------------|------------------|--------------------------------|---------|
| FX3-CPU130002 | 1427 0089        | V 3.01.0         | 4.00             | 1.9.2.187 V 3.xx | 6.14% / 6.01%                  | 0       |
| FX3-MPL000001 | 1435 0415        | -                | -                | 1.9.2.187        | -                              | -       |
| S30B-3011GB   | -                | -                | -                | -                | -                              | EFI1.1  |

#### 4.3.1.1. CRC values

|               | Project CRC value | Device CRC value |
|---------------|-------------------|------------------|
| Configuration | 0x3F55A961        | 0x3F55A961       |

#### 4.3.2. **CPU logic**

|                     | Used |  |
|---------------------|------|--|
| Function blocks     | 15   |  |
| Execution time (ms) | 4    |  |

#### 4.3.2.1. 0-Inputs

| No | Name           | Input                                         | Output                              | Settings                |
|----|----------------|-----------------------------------------------|-------------------------------------|-------------------------|
| 0  | Routing N:N    | I.0 LCase1/2.XTIO[1].I3                       | O.0 Routing 1:N 0 -> I.0 -> Input   | Input 1: Not Inverted   |
|    |                | I.1 LCase2/2.XTIO[1].I4                       | O.1 Routing 1:N 2 -> I.0 -> Input   | Input 2: Not Inverted   |
|    |                | I.2 EX-Stop.XTIO[1].I2                        | O.2 Routing N:N 0 -> 1.2 -> Input 3 | Input 3: Inverted       |
| 5  | Routing N:N    | I.0 Protective field free [SF].CPU1[0].EFI1.1 | O.0 Routing N:N 0 -> 1.0 -> Input 1 | Input 1: Inverted       |
| 6  | Emergency stop | I.0 Safety switch.XTIO<br>[1].I1              | O.0 Routing N:N 0 -> I.1 -> Input 2 | Inputs: Single channel  |
|    |                |                                               |                                     | Discrepancy time: 30 ms |
|    |                |                                               |                                     | Mode: Emergency stop    |





| 4.3.2          | .2. O           | utputs                                                           |                                                                |                                                                                                                                                                                                                                                                 |
|----------------|-----------------|------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No             | Name            | Input                                                            | Output                                                         | Settings                                                                                                                                                                                                                                                        |
| 1              | Routing 1:      | N I.0 Routing N:N 5 -> O.0 -><br>Output 1                        |                                                                |                                                                                                                                                                                                                                                                 |
| 2              | NOT             | I.0 Routing 1:N 0 -> O.1 -> Output 2                             | O.0 Input A1 [In A1].CPU1                                      |                                                                                                                                                                                                                                                                 |
| 3              | Routing 1:      | N I.0 Routing N:N 5 -> O.1 -><br>Output 2                        |                                                                |                                                                                                                                                                                                                                                                 |
| 4              | NOT             | I.0 Routing 1:N 2 -> O.1 -> Output 2                             | O.0 Input B1 [In B1].CPU1                                      |                                                                                                                                                                                                                                                                 |
| 7              | Routing N:      | N I.0 Routing N:N 1 -> O.0 -><br>Output 1                        | O.0 OR 0 -> I.0 -> Input 1                                     | Input 1: Not Inverted                                                                                                                                                                                                                                           |
|                |                 | I.1 Emergency stop 0 -> O 0 -> Enable                            | O.1 OR 0 -> I.1 -> Input 2                                     | Input 2: Not Inverted                                                                                                                                                                                                                                           |
|                |                 | I.2 Routing N:N 5 -> O.2 -> Output 3                             | · O.2 OR 1 -> I.1 -> Input 2                                   | Input 3: Not Inverted                                                                                                                                                                                                                                           |
| 8              | OR              | I.0 Routing N:N 0 -> O.0 -> Output 1                             | · O.0 Off delay timer 0 -> I.0<br>-> Input                     | Input 1: Not Inverted                                                                                                                                                                                                                                           |
|                |                 | I.1 Routing N:N 0 -> O.1 -> Output 2                             |                                                                | Input 2: Not Inverted                                                                                                                                                                                                                                           |
| 9              | Off delay timer | I.0 OR 0 -> O.0 -> Output 1                                      | O.0 Routing 1:N 3 -> I.0 -> Input                              | Delay time: 2000 ms                                                                                                                                                                                                                                             |
| 10             | Routing 1:      | N I.0 Off delay timer 0 -> O.0<br>-> Enable                      | 0.0 SAFETY STOP<br>ON.XTIO[1].Q3<br>0.1 OR 1 -> I.0 -> Input 1 |                                                                                                                                                                                                                                                                 |
| 11             | OR              | I.0 Routing 1:N 3 -> 0.1 -> Output 2 I.1 Routing N:N 0 -> 0.2 -> | O.0 Routing 1:N 1 -> I.0 -> Input                              | Input 1: Not Inverted Input 2: Not Inverted                                                                                                                                                                                                                     |
|                |                 | Output 3                                                         |                                                                | mput 2. Not involted                                                                                                                                                                                                                                            |
| 12             | Routing 1:      | N I.0 OR 1 -> O.0 -> Output 1                                    | O.0 NOT 2 -> 1.0 -> Input<br>O.1 NOT 3 -> 1.0 -> Input         |                                                                                                                                                                                                                                                                 |
| 13             | NOT             | I.0 Routing 1:N 1 -> O.0 -> Output 1                             | O.0 ON DRV1.XTIO[1].Q1                                         |                                                                                                                                                                                                                                                                 |
| 14             | NOT             | I.0 Routing 1:N 1 -> O.1 -><br>Output 2                          | · O.0 ON DRV2.XTIO[1].Q2                                       |                                                                                                                                                                                                                                                                 |
| 🦺 EFN J        | A je los        | Roma IND Office 2                                                | ■ Input A2 [In A2].CPU1[0] w based on va<br>from PLC.A:        | B in Lidar via EFI Luca comming and that two from and the strong and and the strong and |
| <u>e</u> efn.s | B to ho         | Roding 1.N.2 Outsel2                                             | # Input B2 [In B2] CPUT(0)                                     |                                                                                                                                                                                                                                                                 |



#### 4.3.3. **CPU1 - IO**



|           |      |          | Tag name             | • | System integrity<br>test based on<br>serial number | System integrity<br>test based on<br>configuration<br>date |
|-----------|------|----------|----------------------|---|----------------------------------------------------|------------------------------------------------------------|
| 24V<br>0V | 9    | A1<br>A2 | CPU1[0] Power supply | - | -                                                  | -                                                          |
|           | S300 | EFI1.1   | S300.CPU1[0].EFI1.1  | - | -                                                  | -                                                          |

#### 4.3.3.1. Wiring diagram



#### 4.4. I/O module

#### 4.4.1. XTIO[1]

#### 4.4.1.1. General information

| Type code     | Serial<br>number | Software version | Hardware version | Version/Step Addr  | ess |
|---------------|------------------|------------------|------------------|--------------------|-----|
| FX3-XTIO84002 | 1632 1341        | V 3.10.0         | 1.11             | 1.9.2.187 V 3.xx 1 |     |

#### 4.4.1.2. Inputs

|   |                  | Mode            | Title/tag name                          | ON-<br>OFF | OFF-<br>ON | Filter<br>time<br>[ms] |   | Test period [ms] | Test<br>gap<br>[ms] | Max. off-<br>on delay<br>[ms] |
|---|------------------|-----------------|-----------------------------------------|------------|------------|------------------------|---|------------------|---------------------|-------------------------------|
| 2 | 24V 🛖            | <sup>11</sup> 土 | Safety switch (Single channel)          | ~          | ~          | 8                      | - | -                | -                   | -                             |
| 3 | 24V - <u>-</u> - | 12              | E-Stop, ES21 (Single channel) / EX-Stop | -          | -          | 0                      | - | -                | -                   | -                             |



|   |       | Mode | Title/tag name                                 | ON-<br>OFF | OFF-<br>ON | Filter<br>time<br>[ms] |   | Test period [ms] | Test<br>gap<br>[ms] | Max. off-<br>on delay<br>[ms] |
|---|-------|------|------------------------------------------------|------------|------------|------------------------|---|------------------|---------------------|-------------------------------|
| 4 | 24V 🚤 | 13   | Single channel NO (Single channel) / LCase1/2  | -          | -          | 0                      | - | -                | -                   | -                             |
| 5 | 24V   | 14   | Single channel NO (Single channel) / I Case2/2 | -          | -          | 0                      | - | -                | -                   | -                             |

#### 4.4.1.3. Outputs

|   |   | Mode | Title/tag name                               | Test<br>pulse | Increase<br>d<br>capaciti<br>ve loads |
|---|---|------|----------------------------------------------|---------------|---------------------------------------|
| 6 | 볶 | Q1 📥 | PNP output (Single channel) / ON DRV1        | Without       | Disabled                              |
| 7 | 4 | Q2 📥 | PNP output (Single channel) / ON DRV2        | Without       | Disabled                              |
| 8 | 뤿 | Q3 📥 | PNP output (Single channel) / SAFETY STOP ON | Without       | Disabled                              |

#### 4.4.1.4. Power supply

|   |             |    | Title/tag name       |  |
|---|-------------|----|----------------------|--|
| 1 | 24V <u></u> | A1 | XTIO[1] Power supply |  |
|   | 0\/         | Δ2 |                      |  |

#### 4.4.1.5. Wiring diagram





### 5. Configuration draft S300 [H] from 2/8/2021, 10:23

S300 [H] Laser scanner



#### 5.1. Version information

Version number CDS Software version DLL Created with CDS 3.7.2.122 3.7.2.122 3.7.2

#### 5.2. General information



Type code Device name Serial number

Serial number (Scanner) Serial number (System plug) Software version (CPU A) Software version (CPU B)

Sensor head I/O module

S30B-3011GB S300 LR 19250478 19250478 15391838 02.11 02.11

0x9C90

Long Range (3.0 m)

Safety Configuration ID (SCID)

Status checked

#### 5.3. System parameters

Name of the user AAP
Application name None

Rotation of the 7segment display Rotated by 180°

#### 5.4. Resolution/scanning range

Application variant Mobile

Resolution protective field 70 mm (leg detection)

Basic response time 80 ms
Maximum protective field range 300 cm
Angular resolution 0.5 °

#### 5.5. Incremental encoder

Signal velocities Inactive

#### 5.6. Inputs

#### Control inputs (Permanently)

Input source CPU1 Input delay 10 ms

Sampling for the static control inputs

Complementary

A Active
B Active
C Inactive
D Inactive
E Inactive

#### 5.7. OSSDs

Object in the protective field switches OSSDs Local External device monitoring Inactive

#### 5.8. Restart

Restart internal OSSDs Delay by 2 s



#### 5.9. Universal I/O

|                            | Uni I/O 1<br>(Pin5) | Uni I/O 2<br>(Pin6) | Uni I/O 3<br>(Pin13) | Uni I/O 4<br>(Pin14) | Uni I/O 5<br>(Pin15) |  |
|----------------------------|---------------------|---------------------|----------------------|----------------------|----------------------|--|
|                            |                     |                     |                      |                      |                      |  |
| Inputs                     |                     |                     |                      |                      |                      |  |
| External device monitoring | -                   | Х                   |                      |                      |                      |  |
| Reset                      | Х                   | -                   |                      |                      |                      |  |
| Outputs                    |                     |                     |                      |                      |                      |  |
| Contamination warning      |                     |                     | Х                    | -                    | -                    |  |
| Contamination error        |                     |                     | X                    | -                    | -                    |  |
| Reset required             |                     |                     | -                    | -                    | -                    |  |
| Error                      |                     |                     | -                    | -                    | -                    |  |
| Protective field           |                     |                     | -                    | -                    | X                    |  |
| Warning field 1            |                     |                     | -                    | X                    | -                    |  |
| Warning field 2            |                     |                     | -                    | X                    | -                    |  |

### 5.10. Configuration of the measured data output

Baud rate 500 kBaud 5000ms Send mode Continuous data output

Trigger event Inactive

Measured data output

I/O data output

Message structure

Distance

Current monitoring case

1 message (I/O + measured data)

| Measuring range(s) | Beginning [°] | End [°] | Type        |
|--------------------|---------------|---------|-------------|
|                    |               |         |             |
| Measuring range 1  | -45           | 225     | Every value |

#### **5.11.** Cases

Number of monitoring cases 4

#### 5.11.1. Monitoring case 1

Monitoring case name Short Case Park mode Inactive Allocated field set Short Fields Multiple sampling 4

#### Activation of the inputs

Control input A Low level
Control input B Low level
Velocity range Inactive



#### Switching sequence

Following case Any

#### 5.11.2. Monitoring case 2

Monitoring case name

Park mode

Allocated field set

Multiple sampling

Long Case
Inactive

Long Fields

4

#### Activation of the inputs

Control input A Low level Control input B High level Velocity range Inactive

#### Switching sequence

Following case Any

#### 5.11.3. Monitoring case 3

Monitoring case name No detection Park mode Inactive Allocated field set No detection Multiple sampling 2

#### Activation of the inputs

Control input A High level Control input B High level Velocity range Inactive

#### Switching sequence

Following case Any

#### 5.11.4. Monitoring case 4

Monitoring case name Park mode Park mode Active

#### Activation of the inputs

Control input A High level Control input B Low level Velocity range Inactive

#### Switching sequence

Following case Any

#### 5.12. Field sets

Number of field sets 3



#### Field set 1 "Short Fields"

Protective field



Warning field 1



Warning field 2









Warning field 1









Field set 3 "No detection"

Protective field







Warning field 2





#### 6. I/O overview

#### 6.1. I/O module





